To run verilog in simulation without the Vivado software, you can use these two software:

- 1. <u>Icarus Verilog</u> (verilog simulator; runs in the terminal)
- 2. <u>vaporview</u> (waveform viewer; VSCode extension)

## Installation

#### macOS:

If you have homebrew, then you can install lcarus verilog with <a href="brew">brew install</a>
<a href="brew">icarus-verilog</a>. Otherwise, you may need to build it manually. See</a>
<a href="https://steveicarus.github.io/iverilog/usage/installation.html">https://steveicarus.github.io/iverilog/usage/installation.html</a> for more information.

#### Linux:

Check whether your package manager has Icarus verilog (the package will probably be called icarus-verilog or iverilog). If not, follow the link above for installation instructions.

## Windows:

Prebuilt binaries can be found at: <a href="http://bleyer.org/icarus/">http://bleyer.org/icarus/</a>

To install vaporview, simply install it through VSCode like any other extension.

# **Running a simulation**

- 1. Suppose you have a counter module and a testbench, named counter.v and counter tb.v.
- 2. In your testbench module, insert the following:

```
initial begin
     $dumpfile("wave.vcd");
     $dumpvars(0, counter_tb);
end
```

3. Open up your terminal. To compile your verilog code, run iverilog counter.v counter\_tb.v . This will produce a file called a.out .

4. To run the simulation, run ./a.out . This will produce a file called wave.vcd that contains your waveform data.

5. In VSCode, double click on wave.vcd. This should bring up an empty view. To add signals to the waveform view, click on the Vaporview tab on the left sidebar. In this view, you can enable signals from each of your modules to appear in the waveform.



# Tips:

To make your simulation match the Basys3 boards, we need to generate a 100MHz clock. To set the timescale of your simulation, put the following at the top of your testbench file:

```
`timescale 10ns/1ns
```

This means that each simulation time unit is 10ns (the cycle of a 100MHz clock), and you can delay for as short as 1ns (0.1 of a time unit). To generate the clock cycle in your testbench, do this:

```
initial begin
    clk = 0;
end
always @(*) begin
    #0.5; clk <= ~clk;
end</pre>
```